Analog Devices Welcomes Hittite Microwave Corporation

NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED
Hardware Users Guide

High Speed, Low Power
Analog-to-Digital Converter Evaluation Kit

EKIT01-HMCD1100
EKIT01-HMCD1101
EKIT01-HMCD1102
# Table of Contents

1. EVAL01-HMCAD110X Hittite EasyBoard™ ................................................................. 3
2. Introduction .............................................................................................................. 3
3. Installation of Evaluation Kit ................................................................................... 4
4. Analog Inputs ........................................................................................................... 4
   4.1 Signal Quality ..................................................................................................... 4
   4.2 Analog input network ......................................................................................... 5
   4.3 Clock Generation .............................................................................................. 5
   4.4 TRIG input ........................................................................................................ 5
5. Jumpers and connectors ......................................................................................... 6
   5.1 Power domains .................................................................................................. 6
   5.2 Common mode .................................................................................................. 6
   5.3 3.3 V supply output .......................................................................................... 6
   5.4 FMC connector ................................................................................................ 6
6. Special features ....................................................................................................... 7
   6.1 Power monitoring .............................................................................................. 7
   6.2 Supply voltage level .......................................................................................... 7
7. List of material ........................................................................................................ 8
8. Schematics ............................................................................................................... 9
9. Physical layout ........................................................................................................ 14
   9.1 Component placement TOP ........................................................................... 14
   9.2 Component placement BOTTOM .................................................................... 15
   9.3 Top layer .......................................................................................................... 16
   9.4 Inner layer top ................................................................................................ 16
   9.5 Inner layer bottom ........................................................................................... 17
   9.6 Bottom layer .................................................................................................... 17
1 EVAL01-HMCAD110X Hittite EasyBoard™

2 Introduction

This hardware user guide describes the physical components of the EVAL01-HMCAD110X variants of EasyBoard™. These boards are a part of the EKIT01-HMCAD1100/1101/1102 evaluation kits. The kits consist of a Hittite EasyBoard™ FMC (FPGA Mezzanine Card) daughter board, a Xilinx SP601 development mother board and the EasySuite™ software tool.

The EasyStack™ firmware is loaded on the Xilinx development board, which enables the configuration of the ADC and capture of data from the ADC.

The EKIT01-HMCAD110X features Power Monitoring and Supply Voltage Adjustment.
3 Installation of Evaluation Kit

To use the Evaluation Kit, the following components are required:

- EVAL01-HMCAD1100, 1101 or 1102 EasyBoard™ (included in the kit)
- SP-601, Xilinx development board with EasyStack™ (included in the kit)
- Clock source
- Signal source
- PC with EasySuite™ software tool installed (software included in the kit)

Refer to Software Users Guide for EasySuite™ for installation of the EasySuite software.

4 Analog Inputs

4.1 Signal Quality

The quality of the input signal is the most important criterion to obtain good measurement results. The following points must be taken into consideration.

Select a signal source with low noise and low phase noise. Excellent results are obtained with the Agilent E8663.

Apply a bandpass filter between the signal source and the EasyBoard™ RF input (INP1 thru INP4). This is required to obtain sufficiently low white noise levels and to reduce harmonic components from the signal source. Excellent results have been obtained with the TTE (www.tte.com) filter series Q56T or KC4T. Make sure that large magnetic cores are used in the filters to avoid nonlinearity due to core saturation. Alternative vendors are K&L Microwave (www.klmicrowave.com) and Allen Avionics Inc. (www.allenavionics.com). The
input signal (after filtering) could be checked with a spectrum analyzer to ensure that noise and harmonic levels are significantly better than the theoretical contribution from the ADC.

4.2 Analog input network

The input network of the EasyBoard™ is configured with an AC coupled transformer. This transformer converts the single ended input to a differential input for the ADC.

4.3 Clock Generation

The clock inputs on the HMCAD110X ADCs accept CMOS, LVDS, LVPECL and sine wave inputs. Connect a clock source to the SMA connector named CLK. The EasyBoard™ clock network is an AC coupled balun configuration with a 20MHz lower frequency limit. The network will accept a single ended sine wave or square wave input.

For best possible performance it is very important that the clock source have low jitter. Poor jitter performance will directly result in reduced SNR. The SNR contribution from jitter is given by equation (1) assuming a full scale input signal at frequency, FIN, and TRMS-jitter, measured in second Root-Mean-Square.

\[ SNR = -20 \times \log(2\pi \times F_{IN} \times T_{RMS}) \]  

One can see that a 1ps clock jitter with a 25 MHz full scale input signal results in an additional SNR component of 76 dBC. Because of this the clock signal should be treated with the same care as the analog inputs to the ADC.

It is possible to reconfigure the board to accept a clock generated directly from the FPGA or from a clock generator located on the Xilinx Spartan-6 evaluation board.

Contact adc@hittite.com for instructions on how to reconfigure the board.

4.4 TRIG input

This connector is directly routed to a general IO pin on the FPGA. It can be used to apply an external trigger.
5 Jumpers and connectors

5.1 Power domains
JP4/JP5 in lower right corner, see section 9.1, must be set to enable power for all power domains to the converter. There should be one jumper on each row, either to the right or the left. Setting the jumper to the right, will include that power domain in the built in current measurement feature. Setting the jumper to the left, the current measurement for that domain will be bypassed.

All the power domains are on the 1.8 V power supply. They are separated on the board so that it is possible to measure the current consumption individually for each power domain on the chip. The domains are as follows:

- AVDD is the analog power domain and includes all power consumption in the ADC cores.
- DVDD is the digital power domain and includes power consumption in the digital block and the LVDS IO drivers.
- AVDD_AUX is the power domain for the reference circuit.
- OVDD is the domain for the IO ring on the pads inside the chip. In effect it only drives the configuration SPI signals.

5.2 Common mode
JP1, see section 9.1, selects the source for common mode drive. This is the common mode level for the differential input signals. If the jumper is placed in the top position, the common mode is driven by the ADC's common mode output. The drive strength of this output is programmable from the configuration software. See the datasheet for details around this drive strength.

If the jumper is placed in the lower position, the common mode is set by two on board 51 ohms resistors between the 1.8 V supply and ground. It is possible to override this common mode externally by connecting a voltage source to the terminal port JP2 in the lower left corner.

5.3 3.3 V supply output
Terminal JP5 offers a 3.3 V supply output. This supply originates from the power converters on the motherboard, for instance SP601. It can drive a load up to around 5 A. This terminal can be used as a power supply for an external crystal oscillator, for instance RFPRO33-1000.000 from Crystek Corporation, which can be used as a clock source.

5.4 FMC connector
The FMC (FPGA Mezzanine Card) connector, J1, is located on the backside of the board. Connect this with the FMC connector on the Xilinx mother board.
6 Special features

6.1 Power monitoring

U4 is a power monitoring chip. This can measure the current consumption and voltage level for the ADC. See 5.1 Power domains for details about measuring different power domains on the ADC. If all jumpers on JP4/JP5 are placed to the right, the total power consumption of the chip is measured.

The EasySuite software controls and collects data from the monitoring chip.

If the power measurement gives unexpected results, try to bypass the OVDD domain from the power measurement circuit.

6.2 Supply voltage level

The supply voltage level for the ADC can be adjusted through the EasySuite software. U12 is a digital potentiometer which can adjust the supply level between 1.7 V and 2.0 V. Refer to the EasySuite™ Software Users Guide for an explanation of how to set the supply voltage.
## 7 List of material

<table>
<thead>
<tr>
<th>Qty</th>
<th>Refdes</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>ADC1</td>
<td>ADC, MULTIMODE 12/13BIT, 50MSPS, 8CH</td>
</tr>
<tr>
<td>1</td>
<td>D1</td>
<td>RECT SCHOTTKY 30V 1.5A 3-2A1A</td>
</tr>
<tr>
<td>1</td>
<td>J1</td>
<td>CONN SNGL-END ARRAY MALE 160POS</td>
</tr>
<tr>
<td>1</td>
<td>JP1</td>
<td>TERMINAL STRIP, SINGLE ROW 3 PIN .100&quot;, TRW</td>
</tr>
<tr>
<td>1</td>
<td>JP4</td>
<td>TERMINAL STRIP, SGL ROW 4 PIN TH .100&quot;, TLW</td>
</tr>
<tr>
<td>1</td>
<td>JP5</td>
<td>TERMINAL STRIP, DUAL ROW 2X4 TH .100&quot;, TLW</td>
</tr>
<tr>
<td>1</td>
<td>L4</td>
<td>INDUCTOR SHIELD PWR 3.3UH 7045</td>
</tr>
<tr>
<td>1</td>
<td>R90</td>
<td>RES 0.20 OHM 1/4W 1% 0805 SMD</td>
</tr>
<tr>
<td>1</td>
<td>R93</td>
<td>RES 100K OHM 1/10W 1% 0603 SMD</td>
</tr>
<tr>
<td>1</td>
<td>R96</td>
<td>RES 10.0K OHM 1/10W 1% 0603 SMD</td>
</tr>
<tr>
<td>1</td>
<td>TRCLKB</td>
<td>RF TRANSFORMER, 50 OHM, 4.5-3000MHZ, TC1-1-13M+</td>
</tr>
<tr>
<td>1</td>
<td>U10</td>
<td>IC REGULATOR BUCK 1.5A SOT23-5</td>
</tr>
<tr>
<td>1</td>
<td>U12</td>
<td>IC POT DGTL SPI 256POS SOT23-8</td>
</tr>
<tr>
<td>1</td>
<td>U6</td>
<td>Schottky Diode, RF, Bridge Quad</td>
</tr>
<tr>
<td>1</td>
<td>U9</td>
<td>IC CURRENT MONITOR 1% SOT23-8</td>
</tr>
<tr>
<td>2</td>
<td>C21,C23</td>
<td>CAP CERM .1UF 10% 50V X7R 0603</td>
</tr>
<tr>
<td>2</td>
<td>C50-C51</td>
<td>CAP CER 47UF 6.3V X5R 20% 0805</td>
</tr>
<tr>
<td>2</td>
<td>JP2,JP6</td>
<td>TERM BLOCK 2POS SIDE ENT 2.54MM</td>
</tr>
<tr>
<td>2</td>
<td>R29-R30</td>
<td>RES 51 OHM 1/10W 1% 0603 SMD</td>
</tr>
<tr>
<td>2</td>
<td>R56,R94</td>
<td>RES 20K OHM 1/10W 1% 0603 SMD</td>
</tr>
<tr>
<td>3</td>
<td>CLK,INP1,INP8</td>
<td>SCD, MA-F, EGDE LAUNCH, .031&quot; BOARD, JOHNSON</td>
</tr>
<tr>
<td>3</td>
<td>R16,R91-R92</td>
<td>RES ZERO OHM 1/10W 5% 0603 SMD</td>
</tr>
<tr>
<td>4</td>
<td>R71-R72,R82-R83</td>
<td>RES 1.00K OHM 1/16W 1% 0402 SMD</td>
</tr>
<tr>
<td>6</td>
<td>INP2-INP7</td>
<td>CONN RECEPT STRAIGHT PCB .155&quot; G</td>
</tr>
<tr>
<td>7</td>
<td>C7-C8,C13,C16,C19,C22,C44</td>
<td>CAP CER 1UF 25V 15% X5R 0603</td>
</tr>
<tr>
<td>8</td>
<td>TR1B,TR2B,TR3B,TR4B,TR5B,TR6B,TR7B,TR8B</td>
<td>RF TRANSFORMER, 1:1, 0.4-800 MHZ, ADT1-1WT+</td>
</tr>
<tr>
<td>10</td>
<td>R4,R7,R12,R31,R36,R43,R48,R52,R86-R87</td>
<td>RES ZERO OHM 1/16W 5% 0402 SMD</td>
</tr>
<tr>
<td>16</td>
<td>R21-R28,R35,R37-R38,R40,R42,R44,R55,R57</td>
<td>RES 33.0 OHM 1/16W 1% 0402 SMD</td>
</tr>
<tr>
<td>16</td>
<td>R2-R3,R5-R6,R8,R11,R32-R33,R39,R41,R45-R46,R49,R51,R53-R54</td>
<td>RES 22 OHM 1/16W 1% 0402 SMD</td>
</tr>
<tr>
<td>19</td>
<td>C3-C6,C38-C39,C45-C49,C54-C55,C67-C68,C71-C74</td>
<td>CAP CER .1UF 10V 10% X5R 0402</td>
</tr>
<tr>
<td>21</td>
<td>C1-C2,C9-C12,C14-C15,C17-C18,C20,C24-C28,C32-C36</td>
<td>CAP CER .01UF 50V 10% X7R 0402</td>
</tr>
<tr>
<td>56</td>
<td>C40, C56-C57, CF1-CF8, Q2, R1, R9-R10, R13-R15, R17-R20, R34, R47, R50, R61, R63, R70, R74-R81, R84-R85, R89, R102, R104, R111-R112, R118, R123, R130-R131, TR1-TR8, U5</td>
<td>DO NOT POPULATE COMPONENTS</td>
</tr>
</tbody>
</table>
8 Schematics

[Diagram of a circuit with labels and components]

Decoupling of ADC
Place 10nF close to ADC, and uF where it is space

Order On-Line at: www.hittite.com • For technical application questions: 978-250-3343 tel or adc@hittite.com
Hittite Microwave Corporation Proprietary
Input 3 and 4

Input 7 and 8

Input 1 and 2

Input 5 and 6

Order On-Line at: www.hittite.com • For technical application questions: 978-250-3343 tel or adc@hittite.com

Hittite Microwave Corporation Proprietary
9 Physical layout

9.1 Component placement TOP
9.2 Component placement BOTTOM
9.3 Top layer

9.4 Inner layer top
9.5 Inner layer bottom

9.6 Bottom layer